# Form A2-3: Compliance Verification Report for Type A Inverter Connected Power Generating Modules

This form should be used by the **Manufacturer** to demonstrate and declare compliance with the requirements of EREC G99. The form can be used in a variety of ways as detailed below:

## 1. <u>To obtain Fully Type Tested status</u>

The **Manufacturer** can use this form to obtain **Fully Type Tested** status for a **Power Generating Module** by registering this completed form with the Energy Networks Association (ENA) Type Test Verification Report Register.

## 2. To obtain Type Tested status for a product

This form can be used by the **Manufacturer** to obtain **Type Tested** status for a product which is used in a **Power Generating Module** by registering this form with the relevant parts completed with the Energy Networks Association (ENA) Type Test Verification Report Register.

Where the **Manufacturer** is seeking to obtain **Type Tested** status for an **Interface Protection** device the appropriate section of Form A2-4 should be used.

# 3. One-off Installation

This form can be used by the **Manufacturer** or **Installer** to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99. This form shall be submitted to the **DNO** as part of the application.

A combination of (2) and (3) can be used as required, together with Form A2-4 where compliance of the **Interface Protection** is to be demonstrated on site.

Note:

Within this Form A2-3 the term **Power Park Module** will be used but its meaning can be interpreted within Form A2-3 to mean **Power Park Module**, **Generating Unit or Inverter** as appropriate for the context. However, note that compliance shall be demonstrated at the **Power Park Module** level.

If the **Power Generating Module** is **Fully Type Tested** and registered with the Energy Networks Association (ENA) Type Test Verification Report Register, the Installation Document (Form A3-1 or A3-2) should include the **Manufacturer's** reference number (the Product ID), and this form does not need to be submitted.

Where the **Power Generating Module** is not registered with the ENA Type Test Verification Report Register or is not **Fully Type Tested** this form (all or in parts as applicable) needs to be completed and provided to the **DNO**, to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99.

| PGM technology      |                        | For all C30 Variants                    |                             |  |  |
|---------------------|------------------------|-----------------------------------------|-----------------------------|--|--|
| Manufacturer name   |                        | Capstone Green Energy                   |                             |  |  |
|                     |                        | 16640 Stagg Street<br>Van Nuys, CA91406 |                             |  |  |
| Tel                 | +18664227786           | Web site                                | www.capstonegreenenergy.com |  |  |
| E:mail              | Service@cgrnenergy.com | ·                                       |                             |  |  |
| Registered Capacity |                        |                                         | 30kW                        |  |  |

Туре А

There are four options for Testing: (1) **Fully Type Tested**, (2) Partially **Type Tested**, (3) one-off installation, (4) tested on site at time of commissioning. The check box below indicates which tests in this Form have been completed for each of the options. With the exception of **Fully Type Tested PGMs** tests may be carried out at the time of commissioning (Form A4).

Insert Document reference(s) for Manufacturers' Information

| Tested option:                                                                                            | 1. Fully Type Tested | 2. Partially Type Tested | 3. One-off<br>Manufacturers'. Info. | 4. Tested on Site at time of Commissioning |
|-----------------------------------------------------------------------------------------------------------|----------------------|--------------------------|-------------------------------------|--------------------------------------------|
| 0. <b>Fully Type Tested</b> - all tests detailed below completed and evidence attached to this submission | $\checkmark$         | N/A                      | N/A                                 | N/A                                        |
| 1. Operating Range                                                                                        | N/A                  |                          |                                     |                                            |
| 2. PQ – Harmonics                                                                                         |                      |                          |                                     |                                            |
| 3. PQ – Voltage Fluctuation and Flicker                                                                   |                      |                          |                                     |                                            |
| 4. PQ – DC Injection (Power Park Modules only)                                                            |                      |                          |                                     |                                            |
| 5. Power Factor (PF)                                                                                      |                      |                          |                                     |                                            |
| 6. Frequency protection trip and ride through tests                                                       |                      |                          |                                     |                                            |
| 7. Voltage protection trip and ride through tests                                                         |                      |                          |                                     |                                            |
| 8. Protection – Loss of Mains Test, Vector Shift and RoCoF<br>Stability Test                              |                      |                          |                                     |                                            |
| 9. LFSM-O Test                                                                                            |                      |                          |                                     |                                            |
| 10. Protection – Reconnection Timer                                                                       |                      |                          |                                     |                                            |
| 11. Fault Level Contribution                                                                              |                      |                          |                                     |                                            |

Туре А

| box below<br>at the time         | four options for Testing: (1) <b>Fully 1</b><br>indicates which tests in this Form I<br>of commissioning (Form A4).<br>ument reference(s) for <b>Manufactu</b> | have been complete           |                    |                           |                                     |                                            |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|---------------------------|-------------------------------------|--------------------------------------------|
| Tested op                        | tion:                                                                                                                                                          | 1. Fu                        | ully Type Tested   | 2. Partially Type Tested  | 3. One-off<br>Manufacturers'. Info. | 4. Tested on Site at time of Commissioning |
| 12. Self-m                       | onitoring Solid State Switch                                                                                                                                   |                              |                    |                           | $\checkmark$                        |                                            |
|                                  | functional tests if required by para relevant schedule of tests)                                                                                               | 15.2.1                       |                    |                           |                                     | Required on site                           |
| 14. Logic Interface (input port) |                                                                                                                                                                |                              |                    |                           | $\checkmark$                        |                                            |
|                                  |                                                                                                                                                                | ·                            |                    | •                         |                                     |                                            |
| manufactu                        | urer compliance declaration I ce<br>red and tested to ensure that they<br>eets all the requirements of EREC                                                    | perform as stated in         |                    |                           |                                     |                                            |
| Signed                           |                                                                                                                                                                | On behalf of                 | Capstone Green     | Energy.                   |                                     |                                            |
| Note that t                      | esting can be done by the <b>Manufa</b>                                                                                                                        | <b>cturer</b> of an individu | al component or by | y an external test house. |                                     |                                            |
|                                  | ts of the testing are carried out by<br>d results supplied to them to verify                                                                                   |                              |                    |                           |                                     |                                            |

# A2-3 Compliance Verification Report –Tests for Type A Inverter Connected Power Generating Modules – test record

**1. Operating Range:** Five tests should be carried with the **Power Generating Module** operating at **Registered Capacity** and connected to a suitable test supply or grid simulation set. The power supplied by the primary source shall be kept stable within  $\pm$  5 % of the apparent power value set for the entire duration of each test sequence.

Frequency, voltage and **Active Power** measurements at the output terminals of the **Power Generating Module** shall be recorded every second. The tests will verify that the **Power Generating Module** can operate within the required ranges for the specified period of time.

The Interface Protection shall be disabled during the tests.

In case of a PV **Power Park Module** the PV primary source may be replaced by a DC source.

In case of a full converter **Power Park Module** (eg wind) the primary source and the prime mover Inverter/rectifier may be replaced by a DC source.

| Test 1                                                                                                                                                                                                                                                                                   | Confirmed always connected |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Voltage = 85% of nominal (195.5 V),<br>Frequency = 47 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 20 s                                                                                                                                                                             |                            |
| Test 2                                                                                                                                                                                                                                                                                   | Confirmed always connected |
| Voltage = 85% of nominal (195.5 V),<br>Frequency = 47.5 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 90 minutes                                                                                                                                                                     |                            |
| Test 3                                                                                                                                                                                                                                                                                   | Confirmed always connected |
| Voltage = 110% of nominal (253 V).,<br>Frequency = 51.5 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 90 minutes                                                                                                                                                                     |                            |
| Test 4                                                                                                                                                                                                                                                                                   | Confirmed always connected |
| Voltage = 110% of nominal (253 V),<br>Frequency = 52.0 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 15 minutes                                                                                                                                                                      |                            |
| Test 5 RoCoF withstand                                                                                                                                                                                                                                                                   | Confirmed always connected |
| Confirm that the <b>Power Generating Module</b> is capable of staying connected to the <b>Distribution Network</b> and operate at rates of change of frequency up to 1 Hzs <sup>-1</sup> as measured over a period of 500 ms. Note that this is not expected to be demonstrated on site. |                            |

## 2. Power Quality – Harmonics:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) the test requirements are specified in Annex A.7.1.5. These tests should be carried out as specified in BS EN 61000-3-12 The results need to comply with the limits of Table 2 of BS EN 61000-3-12 for single phase equipment and Table 3 of BS EN 610000-3-12 for three phase equipment.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation shall be designed in accordance with EREC G5.

| Power Ger                                        | nerating Mod                    |       | 10                           | kVA                    |                          | c % = Measured  |
|--------------------------------------------------|---------------------------------|-------|------------------------------|------------------------|--------------------------|-----------------|
| per phase (rpp)                                  |                                 |       |                              | Value (A)<br>phase (k) | ) x 23/rating per<br>/A) |                 |
| Harmonic At 45-55% of <b>Registered Capacity</b> |                                 |       | 100% of <b>Registered Ca</b> | apacity                | Limit in B               | S EN 61000-3-12 |
|                                                  | Measured<br>Value MV<br>in Amps | %     | Measured Value MV in Amps    | %                      | 1 phase                  | 3 phase         |
| 2                                                | 0.012                           | 0.05  | 0.0174                       | 0.04                   | 8%                       | 8%              |
| 3                                                | 0.134                           | 0.56  | 0.1913                       | 0.44                   | 21.6%                    | Not stated      |
| 4                                                | 0.0096                          | 0.04  | 0.0174                       | 0.04                   | 4%                       | 4%              |
| 5                                                | 0.72                            | 3.01  | 1.3304                       | 3.06                   | 10.7%                    | 10.7%           |
| 6                                                | 0.0024                          | 0.01  | 0.0087                       | 0.02                   | 2.67%                    | 2.67%           |
| 7                                                | 0.246                           | 1.03  | 0.4217                       | 0.97                   | 7.2%                     | 7.2%            |
| 8                                                | 0.0096                          | 0.04  | 0.0130                       | 0.03                   | 2%                       | 2%              |
| 9                                                | 0.0478                          | 0.2   | 0.0957                       | 0.22                   | 3.8%                     | Not stated      |
| 10                                               | 0.134                           | 0.056 | 0.0174                       | 0.04                   | 1.6%                     | 1.6%            |
| 11                                               | 0.0694                          | 0.29  | 0.0913                       | 0.21                   | 3.1%                     | 3.1%            |
| 12                                               | 0.0071                          | 0.03  | 0.0174                       | 0.04                   | 1.33%                    | 1.33%           |
| 13                                               | 0.024                           | 0.1   | 0.0609                       | 0.14                   | 2%                       | 2%              |
| THD <sup>17</sup>                                | 0.782                           | 3.27  | 1.4304                       | 3.29                   | 23%                      | 13%             |
| PWHD <sup>18</sup>                               | n/a                             | n/a   | n/a                          | n/a                    | 23%                      | 22%             |

Power Generating Module tested to BS EN 61000-3-12

<sup>&</sup>lt;sup>17</sup> THD = Total Harmonic Distortion: Lab results show less than 1%THD from the C30

<sup>&</sup>lt;sup>18</sup> PWHD = Partial Weighted Harmonic Distortion: CE certified; extra filtration added to EU/UK systems to remove high order harmonics: Lab results show less than 1% PWHD from the C30

#### 3. Power Quality – Voltage fluctuations and Flicker:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) these tests should be undertaken in accordance with Annex A.7.1.4.3. Results should be normalised to a standard source impedance, or if this results in figures above the limits set in BS EN 61000-3-11 to a suitable Maximum Impedance.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation shall be designed in accordance with EREC P28.

|                                                   | Starting |                 |        | Stopping | Stopping |                  |       | Running    |  |
|---------------------------------------------------|----------|-----------------|--------|----------|----------|------------------|-------|------------|--|
|                                                   | d max    | d c             | d(t)   | d max    | dc       | d(t)             | P st  | P lt 2 hou |  |
| Measured<br>Values at<br>test<br>impedance        | 2.4%     | 0.15%           | 1.84%  | 1.184%   | 1.05%    | 1.016%           | 0.517 | 0          |  |
| Normalised<br>to standard<br>impedance            | 2.304%   | 0.144%          | 1.766% | 1.136%   | 1.008%   | 0.975%           | 0.496 | 0          |  |
| Normalised<br>to required<br>maximum<br>impedance | 2.4%     | 0.15%           | 1.84%  | 1.184%   | 1.05%    | 1.016%           | 0.517 | 0          |  |
| Limits set<br>under BS<br>EN 61000-3-<br>11       | 4%       | 3.3%            | 3.3%   | 4%       | 3.3%     | 3.3%             | 1.0   | 0.65       |  |
|                                                   |          |                 |        |          |          |                  |       |            |  |
| Test<br>Impedance                                 | R        | 0.25            | Ω      |          | XI       | 0.156            |       | Ω          |  |
| Standard<br>Impedance                             | R        | 0.24 *<br>0.4 ^ | Ω      |          | XI       | 0.15 *<br>0.25 ^ |       | Ω          |  |
| Maximum<br>Impedance                              | R        | 0.25            | Ω      |          | XI       | 0.16             |       | Ω          |  |

\* Applies to three phase and split single phase **Power Generating Modules**.

^ Applies to single phase **Power Generating Module** and **Power Generating Module**s using two phases on a three phase system

For voltage change and flicker measurements the following formula is to be used to convert the measured values to the normalised values where the **Power Factor** of the generation output is 0.98 or above.

Normalised value = Measured value x reference source resistance/measured source resistance at test point

Single phase units reference source resistance is 0.4  $\Omega$ 

Two phase units in a three phase system reference source resistance is 0.4  $\Omega$ 

Two phase units in a split phase system reference source resistance is  $0.24\,\Omega$ 

Three phase units reference source resistance is  $0.24\,\Omega$ 

Where the **Power Factor** of the output is under 0.98 then the XI to R ratio of the test impedance should be close to that of the Standard Impedance.

The stopping test should be a trip from full load operation.

The duration of these tests need to comply with the particular requirements set out in the testing notes for the technology under test. Dates and location of the test need to be noted below

| Test start date | Mon 13 <sup>th</sup> Dec 2021 10:00 | Mon 13 <sup>th</sup> Dec 2021<br>13:00 |
|-----------------|-------------------------------------|----------------------------------------|
| Test location   | Mill Hill Place. London             |                                        |

**4.** Power quality – DC injection: The tests should be carried out on a single Generating Unit. Tests are to be carried out at three defined power levels  $\pm 5\%$ . At 230 V a 50 kW three phase Inverter has a current output of 217 A so DC limit is 543 mA. These tests should be undertaken in accordance with Annex A.7.1.4.4.

| Test power level         | 10%      | 55%      | 100%     |
|--------------------------|----------|----------|----------|
| Recorded value in Amps   | 0.00164A | 0.01105A | 0.01412A |
| as % of rated AC current | 0.0007%  | 0.004%   | 0.0058%  |
| Limit                    | 0.25%    | 0.25%    | 0.25%    |

**5. Power Factor**: The tests should be carried out on a single **Power Generating Module**. Tests are to be carried out at three voltage levels and at **Registered Capacity**. Voltage to be maintained within  $\pm 1.5\%$  of the stated level during the test. These tests should be undertaken in accordance with Annex A.7.1.4.2.

| Voltage            | 0.94 pu (216.2 V) | 1 pu (230 V) | 1.1 pu (253 V) |
|--------------------|-------------------|--------------|----------------|
| Measured value     | 1                 | 1            | 1              |
| Power Factor Limit | >0.95             | >0.95        | >0.95          |

6. Protection – Frequency tests: These tests should be carried out in accordance with the Annex A.7.1.2.3.

| Function       | Setting   |            | Trip test                           |         | "No trip tests"   |                 |
|----------------|-----------|------------|-------------------------------------|---------|-------------------|-----------------|
|                | Frequency | Time delay | Frequency                           | Time    | Frequency /time   | Confirm no trip |
|                |           |            |                                     | delay   |                   |                 |
| U/F<br>stage 1 | 47.5 Hz   | 20 s       | L1 47.504<br>L2 47.504<br>L3 47.504 | 20.234s | 47.7 Hz<br>30 s   | Confirmed       |
| U/F<br>stage 2 | 47 Hz     | 0.5 s      | L1 47.006<br>L2 47.006<br>L3 47.006 | 0.74s   | 47.2 Hz<br>19.5 s | Confirmed       |
|                |           |            |                                     |         | 46.8 Hz<br>0.45 s | Confirmed       |

| O/F | 52 Hz | 038 | L1 59.995<br>L2 59.995<br>L3 59.995 | 0.782s | 51.8 Hz<br>120.0 s | Confirmed |
|-----|-------|-----|-------------------------------------|--------|--------------------|-----------|
|     |       |     |                                     |        | 52.2 Hz<br>0.45 s  | Confirmed |

Note. For frequency trip tests the frequency required to trip is the setting  $\pm 0.1$  Hz. In order to measure the time delay a larger deviation than the minimum required to operate the projection can be used. The "No trip tests" need to be carried out at the setting  $\pm 0.2$  Hz and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

| 7. Protection - Voltage tests: These tests should be carried out in accordance | e with Annex A.7.1.2.2. |
|--------------------------------------------------------------------------------|-------------------------|
|--------------------------------------------------------------------------------|-------------------------|

| Function       | Setting              |            | Trip test                           |               | "No trip tests"   |                 |
|----------------|----------------------|------------|-------------------------------------|---------------|-------------------|-----------------|
|                | Voltage              | Time delay | Voltage                             | Time<br>delay | Voltage /time     | Confirm no trip |
| U/V            | 0.8 pu<br>(184 V)    | 2.5 s      | L1 183.7<br>L2 183.05<br>L3 182.6   | 2.544s        | 188 V<br>5.0 s    | Confirmed       |
|                |                      |            |                                     |               | 180 V<br>2.45 s   | Confirmed       |
| O/V stage<br>1 | 1.14 pu<br>(262.2 V) | 1.0 s      | L1 261.01<br>L2 261.05<br>L3 260.99 | 1.092s        | 258.2 V<br>5.0 s  | Confirmed       |
| O/V stage<br>2 | 1.19 pu<br>(273.7 V) | 0.5 s      | L1 272.54<br>L2 272.48<br>L3 272.52 | 0.547s        | 269.7 V<br>0.95 s | Confirmed       |
|                |                      |            |                                     |               | 277.7 V<br>0.45 s | Confirmed       |

Note for Voltage tests the Voltage required to trip is the setting  $\pm 3.45$  V. The time delay can be measured at a larger deviation than the minimum required to operate the protection. The No trip tests need to be carried out at the setting  $\pm 4$  V and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

**8.Protection – Loss of Mains test:** These tests should be carried out in accordance with BS EN 62116. Annex A.7.1.2.4.

The following sub set of tests should be recorded in the following table.

| Test Power and imbalance    | 33%     | 66%     | 100%   | 33%     | 66%     | 100%    |
|-----------------------------|---------|---------|--------|---------|---------|---------|
|                             | -5% Q   | -5% Q   | -5% P  | +5% Q   | +5% Q   | +5% P   |
|                             | Test 22 | Test 12 | Test 5 | Test 31 | Test 21 | Test 10 |
| Trip time.<br>Limit is 0.5s | 0.101s  | 0.106s  | 0.250s | 0.101s  | 0.104s  | 0.201s  |

**Loss of Mains Protection, Vector Shift Stability test.** This test should be carried out in accordance with Annex A.7.1.2.6.

| Start Cha<br>Freque<br>ncy | Change | Confirm no trip |
|----------------------------|--------|-----------------|
|----------------------------|--------|-----------------|

| Positive Vector<br>Shift | 49.5 H<br>z | +50 degrees  | Confirmed |
|--------------------------|-------------|--------------|-----------|
| Negative<br>Vector Shift | 50.5 H<br>z | - 50 degrees | Confirmed |

**Loss of Mains Protection, RoCoF Stability test:** This test should be carried out in accordance with Annex A.7.1.2.6.

| Ramp range            | Test frequency ramp:    | Test Duration | Confirm no trip |
|-----------------------|-------------------------|---------------|-----------------|
| 49.0 Hz to<br>51.0 Hz | +0.95 Hzs <sup>-1</sup> | 2.1 s         | Confirmed       |
| 51.0 Hz to<br>49.0 Hz | -0.95 Hzs <sup>-1</sup> | 2.1 s         | Confirmed       |

**9. Limited Frequency Sensitive Mode – Over frequency test:** The test should be carried out using the specific threshold frequency of 50.4 Hz and **Droop** of 10%.

This test should be carried out in accordance with Annex A.7.1.3.

Active Power response to rising frequency/time plots are attached if frequency Y/N injection tests are undertaken in accordance with Annex A.7.2.4.



# Delta frequency, power gradient, and droop vs time @80% capacity



# Туре А

| Alternatively, tes                                                                                     | st results should be               |                                                       |                                                                           | 1                        |
|--------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|
| Test sequence a <b>Registered Capacity</b> >80%                                                        | Active Power                       | Frequency                                             | Primary Power Source                                                      | Active Power<br>Gradient |
| Step a) 50.00Hz<br>±0.01Hz                                                                             |                                    | 50                                                    | C65 SA MT inverter grid<br>forming output through<br>resistive load bank. | -0%                      |
| Step b) 50.45Hz<br>±0.05Hz                                                                             | 23.200kW                           | 50.5                                                  | Frequency out adjustable to 1dp.                                          | -3.2%                    |
| Step c) 50.70Hz<br>±0.10Hz                                                                             | 22.200kW                           | 50.7                                                  |                                                                           | -7.2%                    |
| Step d) 51.15Hz<br>±0.05Hz                                                                             | , 19.2kW                           | 51.2                                                  |                                                                           | -19.2%                   |
| Step e) 50.70Hz<br>±0.10Hz                                                                             | <u>,</u> 22.1kW                    | 50.7                                                  |                                                                           | -7.6%                    |
| Step f) 50.45Hz<br>±0.05Hz                                                                             | , 23.3kW                           | 50.5                                                  |                                                                           | -2.8%                    |
| Step g) 50.00Hz<br>±0.01Hz                                                                             | 24.2kW                             | 50                                                    |                                                                           | 0%                       |
| Test sequence<br>at <b>Registered<br/>Capacity</b> 40% -<br>60%                                        | Measured<br>Active Power<br>Output | Frequency                                             | Primary Power<br>Source                                                   | Active Power<br>Gradient |
| Step a) 50.00Hz<br>±0.01Hz                                                                             | , 17.5kW                           | 50                                                    | C65 SA MT inverter grid<br>forming output through<br>resistive load bank. | -0%                      |
| Step b) 50.45Hz<br>±0.05Hz                                                                             | , 16.8kW                           | 50.5                                                  | Frequency out adjustable to 1dp.                                          | -3.89%                   |
| Step c) 50.70Hz<br>±0.10Hz                                                                             | 15.9kW                             | 50.7                                                  |                                                                           | -8.89%                   |
| Step d) 51.15Hz<br>±0.05Hz                                                                             | , 13.6kW                           | 50.2                                                  |                                                                           | -21.67%                  |
| Step e) 50.70Hz<br>±0.10Hz                                                                             | , 15.9kW                           | 50.7                                                  |                                                                           | -8.89%                   |
| Step f) 50.45Hz<br>±0.05Hz                                                                             | , 16.8kW                           | 50.5                                                  |                                                                           | -3.89%                   |
| Step g) 50.00Hz<br>±0.01Hz                                                                             | <u>,</u> 17.4                      | 50                                                    |                                                                           | -0.56%                   |
| 10. Protection                                                                                         | - Re-connection t                  | imer.                                                 |                                                                           |                          |
|                                                                                                        |                                    | ction sequence starts afte<br>settings of Table 10.1. | r a minimum delay of 20 s for resto                                       | ration of voltage        |
| TimedelayMeasured delayChecks on no reconnection when voltage<br>outside stage 1 limits of Table 10.1. |                                    |                                                       |                                                                           | brought to just          |

| Page 228                                                                         |                           |                         |                         |                  |            |
|----------------------------------------------------------------------------------|---------------------------|-------------------------|-------------------------|------------------|------------|
| ōmins                                                                            | 300s                      | At 1.16 pu (266.2 V)    | At 0.78 pu<br>(180.0 V) | At 47.4 Hz       | At 52.1 Hz |
| Confirmation that the <b>Power</b><br>Generating Module does not re-<br>connect. |                           | Confirmed               | Confirmed               | Confirmed        | Confirmed  |
| <b>11. Fau</b> l                                                                 | It level contribution: Th | nese tests shall be car | ied out in accorda      | ance with EREC ( | G99 Annex  |
| For Inv                                                                          | verter output             |                         |                         |                  |            |
| Time after fault                                                                 |                           | Volts                   | Amps                    |                  |            |
| 20ms                                                                             |                           | 0                       | )                       |                  |            |
| 100ms                                                                            |                           | 0                       | )                       |                  |            |
| 250ms                                                                            | 3                         | 0                       | )                       |                  |            |
| 500ms                                                                            | 3                         | 0                       | )                       |                  |            |
| Time to trip                                                                     |                           | 0.009                   | In seconds              |                  |            |

| <b>12. Self-Monitoring solid state switching:</b> No specified test requirements. Refer to Annex A.7.1.7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|
| It has been verified that in the event of the solid state switching device failing to disconnect the <b>Power Park Module</b> , the voltage on the output side of the switching device is reduced to a value below 50 volts within 0.5 s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <del>Yes</del> / NA |  |  |  |  |
| <b>13. Wiring functional tests:</b> If required by para 15.2.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |  |  |  |  |
| Confirm that the relevant test schedule is attached (tests to be undertaken at time of commissioning)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <del>Yes</del> / NA |  |  |  |  |
| 14. Logic interface (input port).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |  |  |  |  |
| Confirm that an input port is provided and can be used to shut down the module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Yes / <del>NA</del> |  |  |  |  |
| Additional comments.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |  |  |  |  |
| System designed iaw. EREC G5, and P28.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |  |  |  |  |
| Installers, please verify nominal site voltage to determine relay settings.<br>DNOs: If external G99 relay is not being used: please visually ensure that the attached screenshot<br>"Screenshot G99 C30 GC_Settings.jpg" is followed correctly on site in the installers software<br>settings.<br>2-4. <b>Power Quality (Harmonics, Flicker and DC injection).</b> The Capstone C30 system is a<br>discontinued product at Capstone. To support our UK legacy product customers G99 testing was<br>conducted on site by Capstone as manufacturer rather than at the factory on our test grid. The<br>results listed here are inclusive of other grid quality contributors and despite this handicap they still<br>fall well within the limits defined by EU RfG and EREC G99. PWHD was not tested on site (due to<br>the need for extremely high order harmonics to be analysed). Instead, we can declare that they have<br>previously been tested at factory to consistently perform at well below 1%PWHD, and that we have<br>then also included an additional high order harmonics filter (dubbed the "CE filter") to our product to<br>lower these even further. |                     |  |  |  |  |
| 5. <b>Power factor:</b> Reactive current is used to provide a trip of loss of current if one phase is removed (it is detectable). So with no real power we still push reactive current in order to detect loss of single phase. This will be detectable at low power outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |  |  |  |  |
| 11. Fault level contribution peaked at 300Apk for (9.1mS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     |  |  |  |  |
| 12. solid state IGBT switching device is zero within 400mS and is also isolated via the output contactor (0 within 180mS), annex A.7.1.7 not yet written to define test.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                     |  |  |  |  |
| 14. Input port can be always digital i/o or often with the option of Modbus depending on in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | stallation.         |  |  |  |  |